跳转到主要内容

Cadence推出下一代Palladium Z2和Protium X2系统,革命性提升硅前硬件纠错及软件验证速度

winniewei 提交于

<ul>
<li><span>对比上一代,</span><span>全新的</span><span>Palladium</span><span><span>&nbsp;</span></span><span>Z</span><span>2</span><span>和Protium</span><span><span>&nbsp;</span></span><span>X</span><span>2</span><span>系统动力双剑(</span><span>dynamic duo</span><span>)</span><span>组合将容量提高2倍,性能提高1</span><span>.5</span><span>倍</span></li>
<li><span>Palladium</span><span><span>&nbsp;</span></span><span>Z</span><span>2</span><span>硬件仿真加速平台基于全新的自定制硬件仿真</span><span>处</span><span>理器,可以</span><span>提供</span><span>业</span><span>界</span><span>最快的</span><span>编译</span><span>速度</span><span>,</span><span>结果所见即所得,以及最全面的硅前硬件纠错功能</span></li>
<li><span>Protium</span><span><span>&nbsp;</span></span><span>X</span><span>2</span><span>原型验证系统基于最新的Xilinx</span><span><span>&nbsp;</span>UltraScale+ VU19P FPGA</span><span>,</span><span>为1</span><span>0</span><span>亿门级别的芯片设计提供硅前软件验证的最高运行速度和最短的初始启动时间</span></li>
<li><span>Cadence</span><span>拥有最完整的IP与SoC验证、硬件与软件回归测试</span><span>及早期软件开发的全系列解决方案</span></li>
</ul>

<p><span>楷登电子(美国</span><span><span>&nbsp;</span></span><span>Cadence 公司,NASDAQ:CDNS)</span><span>今日发布</span><span>Cadence</span><span>®</span><span><span>&nbsp;</span>Palladium</span><span>®</span><span>&nbsp;Z2</span><span><span>&nbsp;</span>Enterprise Emulation</span><span>企业级硬件仿真加速系统和</span><span>Protium</span><span>™</span><span>&nbsp;X2<span>&nbsp;</span></span><span>Enterprise Prototyping</span><span>企业级原型验证系统,用于应对呈指数级上升的系统设计复杂度和上市时间的压力。基于Cadence原有的P</span><span>allaidum Z1</span><span>和Protium</span><span><span>&nbsp;</span></span><span>X1产品,新一代系统为当前数十亿门规模的片上系统(SoC)设计提供最佳的硅前硬件纠错效率和最高的软件调试吞吐率。此双系统无缝集成统一的编译器和外设接口,双剑合璧,被称为系统动力双剑(</span><span>dynamic duo</span><span>)。新一代系统基于下一代硬件仿真核心处理器和</span><span>Xilinx UltraScale+ VU19P FPGA</span><span>,将为客户带来2倍容量提升和1</span><span>.5</span><span>倍性能提升,以更少的时间为大规模芯片验证完成更多次数的迭代。此外,模块化编译技术也突破性地应用在两个系统中,使得1</span><span>00</span><span>亿门的SoC编译可以在</span><span>Palladium&nbsp;Z2<span>&nbsp;</span></span><span>系统</span><span>10</span><span>小时内即可完成,</span><span>Protium&nbsp;X2</span><span>系统也仅需不到2</span><span>4</span><span>小时就可以完成。</span></p>

<p><span><span>&nbsp;</span></span><span>“</span><span>我们对高端图形和超大规模设计的每一次升级都意味着复杂性的增加,上市时间也愈发紧张。”</span><span><span>&nbsp;</span>NVIDIA</span><span>公司硬件工程高级总监Narendra</span><span><span>&nbsp;</span></span><span>Konda表示,“采用结合Cadence</span><span><span>&nbsp;</span>Palladium&nbsp;Z2</span><span>和</span><span>Protium&nbsp;X2</span><span>系统的通用前端流程,</span><span>我们可以优化功能验证(</span><span>verification)</span><span>、功能确认(</span><span>validation)</span><span>和硅前软件初启的工作负载分布。得益于增加2倍的可用容量、提升</span><span>50%</span><span>的吞吐率</span><span>以及更快的模块化编译循环</span><span>,</span><span>我们可以按时完成对最复杂G</span><span>PU</span><span>和S</span><span>oC</span><span>设计的全面验证</span><span>。”</span></p>

<p><span>Palladium&nbsp;Z2</span><span>/</span><span>Protium&nbsp;X2 dynamic duo</span><span>动力双剑组合被用于应对移动、消费电子和超大规模计算领域最先进应用设计所面临的挑战。基于无缝集成的流程、统一的纠错、通用的虚拟和物理接口以及跨系统的测试平台内容,该动力双剑组合可以实现从硬件仿真到原型验证的快速设计迁移和测试。</span></p>

<p><span>“</span><span>AMD成功的重要成果之一,就是加速芯片开发流程并优化AMD的左移战略。”AMD公司全球院士、方法学架构师Alex</span><span><span>&nbsp;</span></span><span>Star说到,“采用</span><span>Cadence Palladium&nbsp;Z2<span>&nbsp;</span></span><span>和</span><span><span>&nbsp;</span>Protium&nbsp;X2</span><span>系统提升性能,在保证硬件仿真和原型验证间功能性一致的基础上,可以提升硅前工作负载的吞吐量。快速初启的能力以及在</span><span>Palladium&nbsp;Z2</span><span>硬件仿真与</span><span>Protium X2</span><span>原型验证间短时间切换能力,在开发最具挑战的</span><span>SoC</span><span>设计时,为我们提供了优化自身的左移策略的机会。通过使用拥有业界领先的第三代</span><span>AMD EPYC™</span><span>处理器以及</span><span>Palladium Z2</span><span>和</span><span>Protium X2</span><span>平台的资格认证的服务器,客户将能够将行业领先的性能计算带入</span><span>Palladium</span><span>和</span><span>Protium</span><span>生态系统。”</span></p>

<p><span><span>&nbsp;</span></span><span>“</span><span>先进SoC设计的硅前验证需要具备数十亿门处理能力的解决方案,该方案须同时提供最高的性能以及快速可预测的纠错能力。”Cadence公司资深副总裁兼系统与验证事业部总经理Paul</span><span><span>&nbsp;</span></span><span>Cunningham表示,“我们全新的</span><span>dynamic duo</span><span>动力双剑组合通过两个紧密集成的系统满足上述要求,包括针对快速可预测的硬件纠错优化的</span><span>Palladium&nbsp;Z2</span><span>硬件仿真加速系统,以及面向高性能数十亿门软件验证优化的</span><span>Protium&nbsp;X2</span><span>原型验证系统。客户表达的强烈需求让我们深受鼓舞。Cadence将继续与客户合作,利用新系统实现最高的设计验证吞吐率。”</span></p>

<p><span>“</span><span>业界最佳的硬件仿真器是我们取得成功的关键,Arm在基于Arm的服务器上一直在广泛使用硬件仿真加速器和仿真工具,以实现最高的整体验证吞吐率。”Arm公司设计服务资深总监Tran</span><span><span>&nbsp;</span></span><span>Nguyen表示,“采用全新的Cadence</span><span><span>&nbsp;</span></span><span>Palladium</span><span><span>&nbsp;</span></span><span>Z</span><span>2</span><span>系统,我们已经在最新设计上实现了超过5</span><span>0%</span><span>的性能提升和2倍的容量增加,为我们提供了验证下一代IP和产品所需的强大的硅前验证能力。”</span></p>

<p><span>“</span><span>Xilinx</span><span>与Cadence紧密合作,确保Cadence的软件前端能与后端的赛灵思</span><span>Vivado Design Suite</span><span>设计套件无缝协作。”</span><span>Xilinx</span><span>公司关键应用市场资深总监</span><span>Hanneke Krekels</span><span>表示, “基于FPGA的Cadence</span><span><span>&nbsp;</span></span><span>Protium</span><span><span>&nbsp;</span></span><span>X</span><span>2<span>&nbsp;</span></span><span>原型</span><span>验证</span><span>平台</span><span>让使用我们</span><span>Virtex UltraScale+ VU19P</span><span>设备的用户在十亿门设计上实现数MHz的性能。Cadence与</span><span>Xilinx</span><span>前端到后端工作流程的紧密集成让软件工程师在开发最早期即可使用上述平台,将宝贵时间用于设计验证和软件开发,而不是耗时的原型验证初启。”</span></p>

<p><span>Cadence</span><span>验证全流程包括</span><span>Palladium&nbsp;Z2</span><span>硬件仿真加速系统、</span><span>Protium&nbsp;X2</span><span>原型验证系统、</span><span>Xcelium</span><span>™</span><span><span>&nbsp;</span>Logic Simulation</span><span>逻辑仿真器、</span><span>JasperGold</span><span>®</span><span><span>&nbsp;</span>Formal Verification Platform</span><span>形式化验证平台以及Cadence智能验证应用套件,可以提供最经济高效的验证吞吐率。全新的</span><span>Palladium&nbsp;Z2<span>&nbsp;</span></span><span>和</span><span>Protium&nbsp;X2</span><span>系统是Cadence验证套件的组成部分,支持公司的智能系统设计(</span><span>Intelligent System Design</span><span>™</span><span>)战略,助力实现SoC卓越设计。</span><span>Palladium&nbsp;Z2<span>&nbsp;</span></span><span>和</span><span>Protium&nbsp;X2</span><span>系统目前已在一些客户中成功部署,并将在2021年第二季度向业内广泛面世。如需了解更多有关</span><span>Palladium&nbsp;Z2<span>&nbsp;</span></span><span>和</span><span>Protium&nbsp;X2</span><span>动力双剑组合的相关内容,请访问</span><a href="http://www.cadence.com/go/dynamicduo"><span>http://www.cadence.com/go/d…;

<p><span>关于 Cadence</span></p>

<p><span>Cadence<span>&nbsp;</span></span><span>在计算软件领域拥有超过</span><span><span>&nbsp;</span>30<span>&nbsp;</span></span><span>年的专业经验,是电子设计产业的关键领导者。基于公司的智能系统设计战略,</span><span>Cadence<span>&nbsp;</span></span><span>致力于提供软件、硬件和</span><span><span>&nbsp;</span>IP<span>&nbsp;</span></span><span>产品,助力电子设计概念成为现实。</span><span>Cadence<span>&nbsp;</span></span><span>的客户遍布全球,皆为最具创新能力的企业,他们向消费电子、超大规模计算、</span><span>5G</span><span>通讯、汽车、移动、航空、工业和医疗等最具活力的应用市场交付从芯片、电路板到系统的卓越电子产品。</span><span>Cadence<span>&nbsp;</span></span><span>已连续六年名列美国财富杂志评选的</span><span><span>&nbsp;</span>100<span>&nbsp;</span></span><span>家最适合工作的公司。如需了解更多信息,请访问公司网站</span><a href="http://cadence.com/"><span>cadence.com</span></a><span&gt;。</span></p>